# AE 242 Aerospace Measurements Laboratory

## **Analog to Digital Conversion - ADC**

## **Analog to Digital Conversion - ADC**

**Analog voltage to Digital (integers)** 

Infinite to discrete

**Digital to Analog Conversion - DAC** 

Digital (integers) to Analog voltage

Discrete to discrete

## What is ADC?

Most of the sensors output is analog. Computers, micro-controller etc understands digital. ADC is a system which converts the analog voltage into equivalent digital number. Analog to digital converter (ADC) is an interface between analog world (voltages) and digital world (computer). The digital data can be stored, manipulated for further use. Less storage space compared to mechanical data storage devices - strip charts. High speed data acquisition possible.

These are available as 8-bit, 12-bit, 24-bit etc. also called as resolution. Data available at discrete steps.

Input range will be divided in above number of steps.

8 bit 
$$-0$$
 to 255 (28-1)

12 bit - 0 to 4095 (2<sup>12</sup>-1)

Input range will be divided in above number of steps.

16 bit - 0 to 65535 (2<sup>16</sup>-1)

Example: 8 bit ADC, 255 steps

Input voltage range 0-5 V.

ADC output 0 for 0 volt and ADC output 255 for 5 V

Input Voltage 2.5 V, ADC output will be 128 (Decimal)

1 increment = 0.0195 V

8 bit -0 to 255 (28-1)

12 bit - 0 to 4095 (2<sup>12</sup>-1)

Input range will be divided in above number of steps.

16 bit - 0 to 65535 (2<sup>16</sup>-1)

Example: 8 bit ADC, 255 steps

Input voltage range 0-5 V.

ADC output 0 for 0 volt and ADC output 255 for 5 V

Input Voltage 2.5 V, ADC output will be 128 (Decimal)

1 bit = 0.0195 V

Input voltage range  $\pm$  5 V. ADC output 0 = -5 V

ADC output 255 = 5 V

Input voltage = 0V, ADC output will be 128 (Decimal)

1 increment = 0.039 V

## **Quantization error**

During ADC the difference between the input analog voltage and the obtained digital value is quantization error. This error is due to the discrete digital values. It can be maximum of  $V/2^N$  Where V is the input range and N is number of bits in conversion. Input voltage infinite resolution, Output only discrete value

| Analog voltage | Equivalent digital value |  |  |  |  |  |  |  |
|----------------|--------------------------|--|--|--|--|--|--|--|
| v —            | 111                      |  |  |  |  |  |  |  |
| 7/8 V —        | 110                      |  |  |  |  |  |  |  |
| 6/8 V —        | 101                      |  |  |  |  |  |  |  |
| 5/8 V —        | 100                      |  |  |  |  |  |  |  |
| 4/8 V —        | 011                      |  |  |  |  |  |  |  |
| 3/8 V —        | 010                      |  |  |  |  |  |  |  |
| 2/8 V —        |                          |  |  |  |  |  |  |  |
| 1/8 V —        | 001                      |  |  |  |  |  |  |  |
| 0 -            | 000                      |  |  |  |  |  |  |  |
| Quantis        | sation process           |  |  |  |  |  |  |  |

## **Quantization error**

Quantisation error can be reduced by choosing the middle value. Error will be S/2, where S is voltage interval between two subsequent digital values.



## **ADC Conversion steps**

Following steps are involved in ADC:

- 1) Sampling Multiplexing
- 2) Holding Hold the value till conversion is over
- 3) Quantizing Converting the analog voltage to digital value
- 4) Encoding Digital output may not be straight binary number

12 bit ADC: 0 – 4095

Input voltage 0 - 4.095

1 mV = 1 bit









#### Accuracy and sampling interval

Accuracy is lost in sampling. Wave form distorts. Wave form can be captured with high resolution and sampling rate. For practical purpose 8-10 data required in one 1 cycle of highest frequency represent waveform correctly.



#### Accuracy and sampling interval



#### Accuracy and sampling interval



#### Accuracy and sampling interval



## Timing for various ADCs







Multiple sample and hold and ADCs



## **Parallel-comparator ADC**

In this the input voltage is compared against the known voltages using comparators set at different voltage levels. The output of these comparators set the logic 1 or 0 and it is decoded using decoder. This ADC will require (2<sup>n</sup>-1) comparators for conversion. This makes it very costly. This is the fastest ADC, also known as parallel ADC or flash ADC.



# Parallel-comparator ADC

| <b>Analog Input</b>     | Comparator Output |       |                |                |       |       |       | Digital Output |       |       |                                                            |                        |             |   |
|-------------------------|-------------------|-------|----------------|----------------|-------|-------|-------|----------------|-------|-------|------------------------------------------------------------|------------------------|-------------|---|
| V <sub>a</sub>          | C <sub>7</sub>    | $C_6$ | C <sub>5</sub> | C <sub>4</sub> | $C_3$ | $C_2$ | $C_1$ | $B_1$          | $B_2$ | $B_3$ | V<br>V                                                     | *                      |             |   |
| $0 \le V_a < V_{R1}$    | 0                 | 0     | 0              | 0              | 0     | 0     | 0     | 0              | 0     | 0     | R/2 \$  V <sub>a</sub> o                                   |                        |             | _ |
| $V_{R1} < V_a < V_{R2}$ | 0                 | 0     | 0              | 0              | 0     | 0     | 1     | 0              | 0     | 1     | V <sub>R7</sub> = 13/14 V                                  | $C_7$                  |             |   |
| $V_{R2} < V_a < V_{R3}$ | 0                 | 0     | 0              | 0              | 0     | 1     | 1     | 0              | 1     | 0     | V <sub>R6</sub> = 11/14 V<br>R<br>V <sub>R5</sub> = 9/14 V | C <sub>6</sub>         | 1           |   |
| $V_{R3} < V_a < V_{R4}$ | 0                 | 0     | 0              | 0              | 1     | 1     | 1     | 0              | 1     | 1     | V <sub>R5</sub> = 3/14 V<br>R<br>V <sub>R4</sub> = 7/14 V  | C <sub>5</sub> L A T C | D<br>E<br>C |   |
| $V_{R4} < V_a < V_{R5}$ | 0                 | 0     | 0              | 1              | 1     | 1     | 1     | 1              | 0     | 0     | V <sub>R4</sub> = 1/14 V<br>R                              |                        | D<br>E<br>R |   |
| $V_{R5} < V_a < V_{R6}$ | 0                 | 0     | 1              | 1              | 1     | 1     | 1     | 1              | 0     | 1     | V <sub>R2</sub> = 3/14 V                                   | C <sub>3</sub>         |             |   |
| $V_{R6} < V_a < V_{R7}$ | 0                 | 1     | 1              | 1              | 1     | 1     | 1     | 1              | 1     | 0     | <i>V</i> <sub>R1</sub> = 1/14 V                            | $C_2$                  |             |   |
| $V_{R7} < V_a \le V$    | 1                 | 1     | 1              | 1              | 1     | 1     | 1     | 1              | 1     | 1     | R/2 \$ +                                                   | $C_1$                  | T           |   |

Latch holds the comparator output till it is required.

Decoder converts comparator output (Binary) to digital output (e.g. Straight Binary)

Output of the programmer sets the voltage level for the comparator. Programmer starts comparing input and half the voltage range. Depending on the comparator output it will add/subtract further smaller (1/4, 1/8 ...) voltage and find out the result. Generally for N bit converter, N steps are required for ADC. Each step is a clock pulse.



Comparing the unknown quantity with half of the quantity which can be measured. If measured unknown quantity is more than the half, then add one fourth and again compare. Repeat the procedure by reducing the successive weight by half till the minimum denomination reached.



We wish to measure 6/8 kg.



We wish to measure 2/8 kg.

$$2/8 \ge 2/8$$

2/8<3/8



# **Counting ADC**

A counter output is given to a DAC and the output of DAC is compared with input voltage. When the output of the comparator changes the counter value is ADC value. Maximum of 2<sup>n</sup> cycles are required for N bit converter.



## **Specifications for ADC**

- 1. Range of input voltage 0-5 V, 0-10 V,  $\pm 2.5$  V,  $\pm 5$  V etc
- 2. Input impedance k  $\Omega$  to M  $\Omega$
- 3. Accuracy 1/2 LSB or  $\pm 0.02$  % FS
- 4. Conversion time 50 μs to 50 ns
- 5. Format of digital output straight binary, two's complement etc